Dual space vector PWM technique for a three-phase to five-phase quasi Z-source direct matrix converter

ABSTRACT This article proposes a dual space vector PWM control technique for a three-phase to five-phase quasi Z-source direct matrix converter (QZSDMC). The proposed circuit consists of a quasi-impedance source network along with a five-phase traditional matrix converter. With the observation of bidirectional operating capability and the utilization of shoot-through duty ratio, the proposed converter can ensure both buck and boost operations. This converter overcomes the voltage transfer ratio restriction and poor voltage regulation of the traditional matrix converter. Also, this converter ensures continuous input current with an absence of input LC filter components. The proposed direct AC to AC power converter gives an alternate solution to the multiphase drive system instead of the traditional voltage source inverter. The developed dual space vector PWM control technique for three-phase to five-phase voltage conversion is derived from the basic space vector PWM approach. The proposed dual space vector PWM technique utilizes 90 active states and 3 zero vector states among 243 switching states. The QZSDMC has been analysed with a dual space vector PWM approach along with the distribution of shoot-through state in the zero vector. The proposed topology along with the control strategy has been simulated using MATLAB/Simulink environment.


Introduction
The matrix converter is a bidirectional power flow converter. It's consisting of semiconductor switches. The switches are arranged like an array or matrix [1]. Recently, the matrix converter attracted more researchers based on its features and advantages such as sinusoidal input and output currents, controlled bidirectional power flow, and operation at unity power factor for all loads [2,3]. The control algorithm plays a major role in the performance of power electronics converters such as AC to AC or AC to DC to AC [4]. There are many modulation schemes are developed for threephase or more output-based voltage source inverters. In general modulation schemes for matrix, converters are more complex and it's classified based on the circuit configuration like direct and indirect matrix converters [5]. Alesina and Venturini developed a direct PWM control technique for a direct matrix converter (DMC). Initially, this modulation scheme limits the output as half of its inputs [6]. Using the third harmonics injection PWM scheme, this limit is further extended to 0.866. In the linear modulation region, this limit is realized as maximum for a three-phase to three-phase matrix converter [7].
On the other hand, virtual cascaded connections of the three-phase rectifier, imaginary dc-link capacitor and voltage source inverter act as indirect matrix converters [8]. The presence of bulk intermediate capacitor and inductor bank acts as a filtering component will increase the cost, size, weight and switching losses. Also, the reliability of the converter is poor [9]. To overcome these disadvantages, many researchers are choosing the direct matrix converter (DMC). The main advantages of DMC are the absence of an intermediate DC-link capacitor, low switching losses and higher power conversion ratio [10,11]. The limitation of DMC are the voltage transfer ratio of 0.866, the usage of bidirectional switches are more, poor fault ride-through capability, complex power control strategies, increased common-mode voltages and complicated protection circuits [12,13]. Other operation-related limitations are input side is never to be short-circuited and the output side is never to be open-circuited. It has a complex commutation process as a result, the poor quality output waveform will be getting from the set-up [14,15].
The voltage transfer capability can be increased by two methods. The first method is the usage of a transformer. Again the disadvantages are size and cost is increases, efficiency goes to decreases [16]. The second method is the usage of a matrix reactance frequency converter (MRFC). It has two classifications named as integrated matrix reactance frequency converter (IMRFC) and cascaded matrix reactance frequency converter (CMRFC). Both methods of MRFC have their disadvantages such as poor voltage gain, very low input side power factor, complex control algorithm, and distorted input and output current waveforms [17].
All these disadvantages are overcome by introducing an impedance source-based direct matrix converter (ZSDMC) [18]. The major advantages of this converter are minimum-sized LC components, performing both buck and boost operations, better reliability and higher efficiency, as well as being free from the dead zone. The disadvantages of ZSDMC are, the voltage transfer ratio is 1.15, waveform phase shifting, inaccurate control, higher voltage, and current switching stresses, higher system losses, discontinuous input current and higher input current harmonics [19,20].
To overcome these disadvantages, many researchers focused on a quasi Z-source direct matrix converter (QZSDMC). It overcomes voltage gain limitations and offers up to four to five times higher voltage gain. It has low impulse current, no phase shift, low voltage and current switching stress [21,22]. With the addition of a quasi Z-source into a direct matrix converter, the electromagnetic interferences ability will be enhanced. It offers high-quality waveforms, continuous input currents and less capacitor voltage stress [23,24].
The conventional structure for variable speed drive has a three-phase power electronics converter with a three-phase motor. The matrix converter or voltage source inverter is coming under a modular power electronics converter [25,26]. When the motor is connected to any one of the modular power electronics converters and increases legs automatically many phases go to increases. The development of modular power electronics converters makes a degree of freedom in the number of possible phases [27]. The multiphase motor drives have their advantages over traditional threephase motor drives. The notable advantages are highfrequency torque pulsation with minimum amplitude, minimum rotor harmonic current losses, minimum DC-link current harmonics, improved system reliability and redundant structure [28,29].
The five-phase motor drive system has several salient features. It's very attractive to industrial applications. The defense, ship propulsion, traction drive, aircraft and hospital applications required high fault-tolerant property [30,31]. If the number of phases increases automatically volume of the motor drive gets reduced. In naval ships and mining applications, space requirements are very stringent. The five-phase system is more suitable for these applications [32,33]. The British naval ship contains a 15-phase induction motor drive built by Alstom. The machine winding has been reconfigured as 5 three phases or 3 five phases by the application of modular power electronics converters [34,35].
In this paper, the dual space vector PWM-based control strategy is proposed based on the space vector model. The proposed dual SVPWM technique applies for a three-phase to five-phase direct matrix converter cascaded with a quasi-impedance source network. This dual SVPWM is more suitable for digital implementation. In this scheme, the output voltage is enhanced up to four to five times the input voltages. Theoretically, the maximum output magnitude was obtained in the linear modulation region using QZSDMC configurations. This paper presents the simulation result using MAT-LAB/Simulink environment and the same is validated by experimental prototype set-up. The simulation and experimental results are matched with good feasibility by the suggested QZSDMC topology and its control strategy. Figure 1 shows the main circuit configuration of QZS-DMC. It's consisting of a three-phase source, input filter, QZS network, direct matrix converter and fivephase RL load. The QZS network consisting of six inductors named L ax , L bx , L cx (where x = 1, 2), six capacitors named as C ax , C bx , C cx (where x = 1, 2) and three bidirectional switches S y (where y = a,b,c) with the same switching states, as a result, the switching signal is represented as S 0 . All inductors having equal values as well as all the capacitors are having equal values [36]. The three-phase to five-phase power circuit topology is connected in series with the Z-source network as presented in Figure 1. For five-phase, it consists of five legs and each consisting of bidirectional switches. The bidirectional power flow switches consist of two power diodes and two IGBT switches. The power diode and IGBTs are connected in series and the entire switching configuration should be connected in a common-emitter configured bidirectional power flow switch as available in Figure 2 [37]. The output configuration should be odd in phases. The nature of the load connected to the power circuit should be RL load.

QZSDMC: Topology, operation and modelling
The definition for switching function like S oi = 1 for the switch is in a closed condition S oi = 0 for the switch is in an open condition where o = A, B, C, D, E represent output phases and i = a, b, c represent input phases. The general switching constrain is The QZSDMC working principle consists of two states called shoot-through state and non-shootthrough the state. The switch S 0 is in an OFF state during shoot through the state as a result the output of QZSDMC is shorted for boost operation. The switch S 0 is in an ON state during non-shoot-through the state, and the QZSDMC is working as normal DMC.
The equilibrium of the system should be maintained  by making all capacitors are equal and all inductors are equal [38,39].
Consider T s as one switching cycle, consisting of T 1 as a shoot-through time interval and T 2 as a nonshoot-through time interval. Hence, T s = T 1 + T 2 and the shoot-through duty ratio D = T 1 /T s . The output voltage equation during shoot through the state can be represented as The output voltage equation during non-shootthrough the state can be represented as ⎛ During the steady-state condition over one switching cycle in the inductor, the average voltage is zero [40,41]. The symmetrical voltages across three-phase The boost factor B for ZSDMC can be expressed as The boost factor B for QZSDMC can be stated as where V o is the amplitude of output voltage and V i is the amplitude of input voltage. Thus, the voltage gain "G" for the QZS network using boost factor and modulation index, over one switching cycle is [42]

SVPMW control algorithm
In the space vector plane, the three-phase input current and five-phase output voltages are represented based on the space vector algorithm. In the QZSDMC, there are different switching states are available [43,44]. The switching state represents the connections between the output phases to the input phases. The total numbers of switches including QZS are 18. In that, the main bidirectional switches are 15. The possible combinations of switching states are 2 15 . The following constraints should be followed by QZSDMC for safe switching operations [45,46]. At any switching time do not short circuit at the input side and do not open-circuited at the output side. There are 3 15 switching combinations are available to satisfy the above-mentioned switching combinations. These 243 possible switching combinations can be categorized into five groups. The combination of switches is represented as [A, B, C], where A, B, C represents the combination of output phases are connected to the input phases a, b, c. The first groups of switching states are zero vectors (i.e. A # B # C [A, B, C e 0, 0, 5]). In this switching state, all the output phases are connected to any one of the same input phases. In the zero vectors, the magnitude and frequency of the output parameters are zero. There are three possible switching combinations are available in this group [47,48]. The second groups of switching states are A # B # C [A, B, C e 0, 1,4]. In this switching state, any four of the output phases are connected to any one of the same input phases and the remaining one of the output phases is connected to the remaining input phase. One input phase is always not connected to the output phase. There are 30 switching combinations are available in this category. In the space vector, it has a variable amplitude and constant frequency, i.e. amplitude of output voltages depending on the selected input line voltages. In this case, 30 combinations of output voltage and input current space vectors phase angle do not depend on the input voltage and output current phase angle, respectively.
The third groups of switching states are A # B # C [A, B, C e 0, 2, 3]. In this switching state, any three of the output phases are connected to any one of the same input phases and two of the output phases are connected to any one of the remaining input phases. One input phase is always not connected to the output phase. There are 60 switching combinations are available in this category. In the space vector, it has a variable amplitude and constant frequency, i.e. amplitude of output voltages depending on the selected input line voltages. In this case, 30 combinations of output voltage and input current space vectors phase angle do not depend on the input voltage and output current phase angle, respectively [49,50].
The fourth groups of switching states are A # B # C [A, B, C e 0, 2, 3]. In this switching state, any three of the output phases are connected to any one of the same input phases and the remaining two output phases are connected to the remaining two input phases. In this case, all the input phases are engaged with any one of the output phases. There are 60 switching combinations are available in this group. In the space vector, it has a variable amplitude and variable frequency. It says that the amplitude of output voltages depends on the selected input line voltages. In this case, the 60 combinations of output voltage and input current space vectors space angle depend on the input voltage and output current space vector space angles. The output voltage and input current space vectors of these 60 combinations do not have prefixed positions. The locus of the space vector forms ellipses at a different orientation. As a result, the phase angle of input and output vectors cannot be controlled, independently. So the space vector modulation for three-phase to five-phase conversion does not consist of this category of switching states.
The fifth groups of switching states are A # B # C [A, B, C e 1, 2, 2]. In this switching state, any two of the output phases are connected to any one of the same input phases, another two of the output phases are connected to any one of the same input phases and the remaining one output phase is connected to the remaining one input phase. In this case, all the input phases are engaged with any one of the output phases. There are 90 switching combinations are available in this group. In the space vector, it has a variable amplitude and variable frequency. It says that the amplitude of output voltages depends on the selected input line voltages. In this case, the 90 combinations of output voltage and input current space vectors space angle depend on the input voltage and output current space vector space angles. The output voltage and input current space vectors of these 90 combinations do not have prefixed positions. The locus of the space vector forms ellipses at a different orientation. As a result, the phase angle of input and output vectors cannot be controlled, independently. So the space vector modulation for three-phase to fivephase conversion does not consist of this category of switching states. As a result, the effective utilization of the active space vectors for the proposed dual SVPWM for three-phase to five-phase QZSDMC is used in only 93 vector combinations [51,52].   current space vectors, are defined as
The two switching states with the same number with opposite signs, one state should be used based on the duty cycle sign. If the duty cycle is positive, then the positive switching states are used; otherwise, the negative switching states are used if it is negative. From  Figures 4 and 5, the input voltage space vector phase angle is 0 ≤ α i ≤ (π/3) and the output voltage sector phase angle is 0 ≤ α 0 ≤ (π/5). In this case, assume line voltage V AB and -V CA are higher values. The large and medium vector configurations are used to obtain the − → V 0 is +10L,−12L,+7M and −9M and for −→ V 0 is +1L,−3L,+13M and −15M. These configurations are associated with the vector directions adjacent to the input current vector positions. Table 1 represents the 60 switching combinations of large and medium vectors for different sectors [53].
Apply the SVM technique and solve the system equation at sector-1, the on-time ratio δ can be calculated for each configuration as Consider a balanced three-phase system. The sinusoidal nature supply voltage can be expressed as Now, generate − → V 0 and set the input current vector direction using configurations +10L,−12L and +7M,−9M.
The obtained results are valid only when −(π/10) ≤ α 0 ≤ (π/10) and for 0 ≤ α i ≤ (π/3). The on-time duty cycle ratios should be positive and the sum of duty cycle ratios must be lower than or equal to unity.
Some key points in this dual SVPWM control techniques are on-time duty ratio should be positive, some of the duty ratios must be lower than or equal to unity and a similar procedure should be followed for all sectors. In the case of three-phase to five-phase DMC, the maximum value of voltage transfer value can be determined as q = 0.7886.

Shoot-through insertion strategy
The conventional dual space vector modulation for QZSDMC was analysed and getting improved by distributing the shoot-through states. The shoot-through state analysis is based on the present 90 active states and 3 zero states. The DMC constrain is, the input side is never to be short-circuited. It will be overcome by connecting the QZS network at the input side of DMC. Now the input sides of DMC can safely short circuit and its acting in the shoot-through state with zero vectors. During non-shoot-through the state, the QZSDMC is working under normal mode or active vectors state. The importance of this technique is the sustainability of active vector states, zero vector states and shoots through states by efficiently reducing the switching time of bidirectional switches [54]. The duty ratio can be calculated as Table 2 represents the shoot-through vectors of a single output phase. Figure 6 shows the switching sequences for QZSDMC with a dual space vector modulation scheme. The dual SVPWM for QZSDMC can be implemented using eight space vectors for the particular vector. For the specific angular sector, the α i and α 0 are calculated using phase angle, input line current and output line voltages. For getting the symmetrical switching waveform, the zero space vectors are effectively utilized in each switching cycle. To minimize the number of switching commutations, the switching sequences should be carefully utilized. The eight active switching states and one zero switching state should be ordered to reduce the number of switching commutations. Initially, the switching time T s get equally halved. For symmetrical switching, zero vector is applied first and followed by active vectors to each half cycle. The mirror images of the switching sequences should be employed for each half cycle of the sampling period. The performance of QZSDMC was improved by adjusting the switching time using  shoot-through zero vectors. The switching time of active space vectors remains unchanged. It is observed that in each portion of the sampling period either one or two switching commutations are taking place and a total of 24 commutations are required for each sampling period.

Maximum modulation index and voltage gain formulation in N to K phase QZSDMC
The voltage gain of the QZSDMC is given by G = BM, where G is the voltage gain of QZSDMC, B is the boost factor for QZSDMC and M is the modulation index for QZSDMC. Table 3 shows the maximum modulation index formulation for N to K phase QZSDMC. The maximum output in the linear range can be getting for N to K phase QZSDMC as

Simulation results and discussions
The simulation work is supported to study the operation and performance of this converter in the whole range of operations. The suggested modulation scheme for QZSDMC provides excellent performance in all the operating regions. The MATLAB/Simulink platform is used to develop the simulation model by using the library block of the simpowersystem. The block diagram representation of the suggested PWM is presented in Figure 7. The MatLab/Simulink   environment is used to validate the proposed dual space vector PWM for QZSDMC. Also, the viability of the design is checked by constructing the experimental prototype. Table 4 represents the parameters chosen for various elements used in simulation and real-time hardware equipment. In the simulation part, the QZS-DMC waveforms are validated by comparing them with normal DMC waveforms. Figure 8(b) shows the input phase voltages with a magnitude of 100 V, 50 Hz frequency. Assume 0.66 as modulation index M 0 and 0.34 as shoot-through duty ratio D 0 . Figure 9(a,b) shows the output five-phase voltages of 145 V (RMS) and 2.45 A load current. The calculated gain of QZSDMC is 2.05. This gain value represents the relationship between output voltages concerning input voltages, i.e. the output voltage is 2.05 times of input voltages with a cut-off frequency of 5 kHz. Theoretically, the boost factor B is calculated as 3.125 with a maximum voltage gain of 2.06. Using these parameters, the period for shoot-through duty ratio can be calculated as 0.34 which is the same as the theoretical value. The simulation results for the conventional DMC show the output phase voltages of 86.65 V (RMS). It represents the voltage transfer ratio of conventional DMC is only 0.866 which is less than the voltage transfer capability of QZSDMC. Also, the sinusoidal nature with continuous input current waveforms can be getting from QZSDMC. On the other side, the input current flows through the conventional DMC has pulsating current with higher harmonics voltage and current as shown in Figure 9(c,d). Figure 10 shows the five-phase output voltage and current waveforms with harmonics representations getting from the 3ϕ to 5ϕ QZSDMC with the input voltages of 100 V peak at frequency 50 Hz. The 3ϕ to 5ϕ QZS-DMC has the capability of producing various output voltages and frequencies like 25, 75 and 100 Hz. From Figures 11-16, the researcher can observe the inbuild wide range voltage gain capability of QZSDMCS with more than three phases. From the proposed converter, the following points are proven clearly. A wide range  inverter and the input filter elimination. As per the control law, the output pattern for controlling the output voltage is directly derived and these control signals are given to the switches as shown in Figure 8(a). Figures 10-16 show the voltage THD and current THD of conventional DMC and 3ϕ to 5ϕ QZSDMC. From that Figures 10-16, the observation taken as THD of 3ϕ to 5ϕ QZSDMC is less than the THD of conventional DMC by the percentage of 2.5. The voltage THD and current THD of 3ϕ to 5ϕ QZS-DMC are 3.76 and 4.04%, respectively, and the voltage THD and current THD of conventional DMC are 4.76 and 4.03%, respectively, with a frequency 50 Hz. These THD tolerance limits are specified within the IEEE19-1999 standards. Table 5 shows the consolidated observation getting from Figures 9-16 like input voltage, output phase voltages, output line voltages, load currents, voltage harmonics and current harmonics of both three-phase output, and five-phase output of dual SVPWM-based QZSDMC with 25, 50, 75 and 100 Hz.
The proposed experimental prototype set-up structure is shown in Figure 17. The experimental results are used to validate the proposed concepts of the dual space vector PWM technique for 3ϕ to 5ϕ QZSDMC. These experimental results are helpful to analyse and justify the theoretical concepts, reliability, and ease of digital implementation. Hence, the proposed direct ac-ac converter can be used for the wide range of speed control for multiphase drive systems. The schematic blocks for the experimental set-up are as shown in Figure 17. Figure 18 represents the experimental setup of a three-phase to five-phase quasi Z-source direct matrix converter. The IXYS-based FIO50-12BD bidirectional switches-based power modules are used to compose the required experimental prototype set-up. It's an ISOPLUS i4-PAC consisting of fast diode bridges and diagonally connected IGBTs. The IGBTs and diode bridges have the voltage blocking capability of 1200 V and the current-carrying capability of each device are 50 A.
This module is available in the market as a single chip with five output pins. Among the five output pins, four pins are used to diode bridges, and one pin is used to IGBT gate drive circuit. Using the single control signal, the bidirectional current flow can be controlled by a single chip module. The QZSDMC consists of 27 bidirectional power switches among that 18 switches are effectively utilized. The spartan 3-A DSP controller and Xilinx XC3SD1800A FPGA are used to generate the control signals for bidirectional switching devices. The FPGA board consists of logic gates, A/D and D/A conversion processors, gate drive signal generator and modulation code processor. The FPGA board has the capability of handling the PWM signals up to 50. The entire power module circuit is protected using damping diode circuits. The autotransformer is used to provide the input power supply of 100 V, 50 Hz, 3phase AC power. The QZSDMC is made of bidirectional switches with a  switching frequency of 5 kHz. Table 4 represents various input side parameters, filter parameters and output side load parameters. Figure 19(a) shows 3ϕ to 5ϕ QZSDMC resulting output per phase voltage waveforms with the fundamental frequency of 25, 50, 75 and 100 Hz. Figure 19(b) shows 3ϕ to 5ϕ QZSDMC resulting output per line voltage waveforms with the fundamental frequency of 25, 50, 75 and 100 Hz. Figure 19(c) shows the resulting output per phase current waveforms with the fundamental frequency of 25, 50, 75 and 100 Hz. Figure 19(d) shows 3ϕ to 5ϕ QZSDMC experimental output voltage of 145 V (RMS) with the operating frequency of 25, 50, 75 and 100 Hz. In general, Figure 19 shows 3ϕ to 5ϕ QZSDMC experimental sample output phase voltage, line voltage, load current of 3.3 A with the operating frequency of 25, 50, 75 and 100 Hz. Referring to Figure 9, the output voltage and output current of conventional DMC are limited to 86.667 V (RMS) and 2.8 A. From the experimental results, the observation is taken as voltage gain of 3ϕ to 5ϕ QZSDMC is superior to the conventional DMC. The reason behind the increased voltage gain of 3ϕ to 5ϕ QZSDMC is the distribution of shoot-through states evenly without changing the active states. Figure 19 shows the output phase voltage waveforms are adjusted in-phase with the output load currents. It means the unity power factor is maintained at the load side.
Thus, the dual space vector control and modulation algorithm-based QZSDMC hardware results validate its performance better than the conventional DMC. Figure  20 represents the step-by-step procedure of experimental validation in a flowchart form. The implementation of a dual SVPWM control scheme for 3ϕ to 5ϕ QZSDMC was represented clearly. Table 6 shows the comparative evaluation of simulated results with the experimental prototype results. Most of the measured results are equating to the theoretical results via simulation. The main constraints followed in the experimental set-up are non-ideal parameters of inductors and capacitors. As a result, unpredicted voltage drops arise across the power devices and inductors. So the expected voltages of the QZS network are less than the simulated output voltages.
The experimental results mostly coincide with the simulation results to a good extent. Figures 21-24 show an input voltage and current THDs with output voltage and current THDs. The output voltage and current THDs of 3ϕ to 5ϕ QZSDMC are 3.76 and 4.04%, respectively. The three-phase input voltage and current THDs are 4.76 and 4.03%, respectively. This result shows the superior performance of 3ϕ to 5ϕ QZSDMC with the proposed dual space vector PWM technique. Further at the input side, the current is in phase with the voltage waveforms. The beauty of the proposed converter is prooved by maintaining the unity power factor at the input side.
The prototype module uses bidirectional switches. The major advantage is the utilization of a minimum number of IGBT switches for multiphase operation.   The considerable disadvantages are higher conduction losses, two-step commutation, usage of extra line inductance for safe operation, overlapping of current during commutation, and the requirement of clipping circuits and snubbers for dead time compensations. The testing of developed QZSDMC is done over a wide range of fundamental frequencies. Table 7 shows the comparison of ZSDMC, discontinuous and continuous QZSDMC AC-AC converter topologies. From the comparison, it is ensured that the QZSDMC offers a high voltage boost ratio, good waveform quality, lesser capacitor voltage stress and continuous input current. The simulation and the investigational results of the prototype verify the feasibility of the suggested QZSDMC topology and its control strategy. Comparing the hardware results with the simulation results, that show the proposed modulation scheme for QZSDMC provides better results at all the fundamental frequencies.    the SVPWM technique-based QZSDMC generating the voltage and current harmonic distortion of 3.5 and 4.2%, respectively. Whereas the DDR-based PWM technique generates the voltage and current harmonic distortion of 4.7 and 6.7%, respectively. The remaining modulation techniques are producing more THD in the mentioned operating frequency [55].
At the operating frequency = 75 Hz, the SVPWM technique-based QZSDMC generated the voltage and current harmonic distortion of 5.8 and 6.3%, respectively. Whereas the DDR-based PWM technique generates the voltage and current harmonic distortion of 7.3 and 7.5%, respectively. The remaining modulation techniques are producing more THD in the  The comparison represented in Figure 25 represents the performance of each technique implemented in   ZSDMC concerning its voltage and current THD values. The comparison figure shows that the proposed modulation technique is better than the classic modulation techniques which are prosed to the various Z-source matrix converter [55].

Conclusion
In this paper, the dual space vector pulse width modulation control technique was proposed to three-phase to five-phase QZSDMC. Here, the input is three-phase, while the output is five-phase. A five-phase motor drive Table 7. Quantitative comparison of direct and indirect QZSDMC with discontinuous and continuous mode operations.
application can effectively utilize this type of converter. In the proposed dual SVPWM technique, 93 active space vectors are utilized from the possible 243 switching space vectors. For one sampling period, utilization of active vectors, zero vectors, 24 commutations and symmetrical switching of each half period is obtained. The proposed QZSDMC topology was consisting of a three-phase QZS network with five-phase DMC. The restrictions of voltage transfer ratio in the conventional DMC were overcome by 3ϕ to 5ϕ QZSDMC. In this paper, the proposed dual SVPWM technique was discussed in detail. The limitation associated with the conventional DMC at linear modulation is voltage gain. The attained voltage boost capability of the proposed QZSDMC is 1.97. In the absence of extra input filters, the voltage gain attainment is greater than unity. The experimental prototype set-up was fabricated to verify the simulation results. Both results are investigated and justified in detail. The simulation and hardware results show the maximum boost output voltage of 145 V (RMS) with a voltage gain of 1.97 and a shoot-through duty ratio of 0.33. By doing a comparison between 3ϕ to 5ϕ QZSDMC with conventional DMC, the voltage transfer capability was observed as 1.97 and 0.8667, respectively. The major advantages of the proposed converter are continuous input and output currents during any phase fault, nearly unity power factor at both sides, absence of bulky input LC filters and low input current THD as well as low output voltage THD. In the motor drive applications and the renewable energy applications, the occupation of conventional DMC can be replaced by the proposed 3ϕ to 5ϕ QZSDMC with its promising dual space vector PWM control technology. In the future, the performance of the proposed converter under the over modulation region in the SVPWM technique can investigate, the effects of fault tolerance, stability and performance variation during any one phase fault condition can analyse, the performance of proposed modulation schemes for multiphase to three-phase energy conversion systems applied for wind energy systems can investigate, a quasi-impedance source-based multiphase multilevel matrix converter for changing the energy capture and improve the performance of wind energy conversion systems can develop, this converter topology in wind energy conversion system to maintain constant voltages and frequency at load side from continuous variations in the wind speeds can apply, different topologies with improved impedance source network such as Tnetwork could be used to multiphase QZSDMC and the  performance evaluation of multiphase motor drive fed by multiphase matrix converter with the proposed control algorithm can evaluate. These are all wide range of areas for the proposed matrix converter can work for better future extraction.

Disclosure statement
No potential conflict of interest was reported by the author(s).